# LED Driver

## 16-Channel Constant-Current LED Driver

#### **Features and Benefits**

- 16 constant-current outputs, up to 88 mA each
- LED output voltage up to 10 V
- 3.0 to 5.5 V logic supply range
- Schmitt trigger inputs for improved noise immunity
- Power-On Reset (POR), all register bits = 0
- Low-power CMOS logic and latches
- High data input rate: 30 MHz
- Output current accuracy: between channels <±3% and between ICs ±5%, over the full operating temperature range

Internal UVLO and thermal shutdown (TSD) circuitry

Packages:

Not to scale



24-pin TSSOP with exposed thermal pad (Package LP)

24-contact QFN 4 mm × 4 mm × 0.75 mm (Package ES)



24-pin SOIC (Package LW)

#### **Description**

The KB6282 device is designed for LED display applications. This CMOS device includes an input shift register, accompanying data latches, and 16 MOS constant current sink drivers.

The CMOS shift registers and latches allow direct interfacing with microprocessor-based systems. With a 3.3 or 5 V logic supply, typical serial data input rates can reach up to 30 MHz. The LED drive current level can be set by a single external resistor, selected by the application designer. A serial data output permits cascading of multiple devices in applications requiring additional drive lines.

The KB6282 is available in a variety of 24-terminal packages: QFN (package ES) and eTSSOP (LP), which have an exposed thermal pad, and SOIC (LW). All packages are lead (Pb) free with 100% matte tin leadframe plating.

Applications include the following:

- Monocolor, multicolor, or full-color LED display
- Monocolor, multicolor, or full-color LED signboard
- Display backlighting
- Multicolor LED lighting



Cascaded KB6282 devices

#### **Selection Guide**

| Part Number   | Package                                                | Packing                     |
|---------------|--------------------------------------------------------|-----------------------------|
| KB6282EES-T   | A mana v. A mana OFN, OA mina, avenaged the arread and | 92 pieces per tube          |
| KB6282EESTR-T | 4 mm × 4 mm QFN, 24 pins, exposed thermal pad          | 3000 pieces per 13-in. reel |
| KB6282ELP-T   | TCCOD 24 nine expected they well and                   | 62 pieces per tube          |
| KB6282ELPTR-T | TSSOP, 24 pins, exposed thermal pad                    | 4000 pieces per 13 in. reel |
| KB6282ELW-T   | COLCIM 24 pins                                         | 31 pieces per tube          |
| KB6282ELWTR-T | SOICW, 24 pins                                         | 1000 pieces per 13-in. reel |

### **Absolute Maximum Ratings**

| Characteristic                   | Symbol               | Notes                                         | Rating                        | Unit |
|----------------------------------|----------------------|-----------------------------------------------|-------------------------------|------|
| Supply Voltage*                  | V <sub>DD</sub>      |                                               | -0.3 to 5.5                   | V    |
| OUTx Current (any single output) | Io                   |                                               | 88                            | mA   |
| Input Voltage Range*             | VI                   | $V_{OE}, V_{LE}, V_{CLK}, V_{SDI}$            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| LED Load Supply Range*           | V <sub>LED</sub>     |                                               | -0.3 to 10.0                  | V    |
| ESD Rating                       |                      | HBM (JEDEC JESD22-A114, Human Body Model)     | 4.0                           | kV   |
| ESD Rating                       |                      | CDM (JEDEC JESD22-C101, Charged Device Model) | 1.0                           | kV   |
| Operating Temperature Range (E)  | T <sub>A</sub>       |                                               | -40 to 85                     | °C   |
| Junction Temperature             | T <sub>J</sub> (max) |                                               | 150                           | °C   |
| Storage Temperature Range        | T <sub>stg</sub>     |                                               | -55 to 150                    | °C   |

<sup>\*</sup>With respect to ground.

#### **Thermal Characteristics**

| Characteristic Symbol      |      | Test Conditions <sup>1</sup>                    | Value | Units |
|----------------------------|------|-------------------------------------------------|-------|-------|
|                            |      | ES package, 4-layer PCB based on JEDEC standard | 37    | °C/W  |
| Package Thermal Resistance | 00/1 | LP packge, 4-layer PCB based on JEDEC standard  | 28    | °C/W  |
|                            |      | LW packge, 4-layer PCB based on JEDEC standard  | 44    | °C/W  |

<sup>\*</sup>Additional thermal information available on the Allegro website.



## **Functional Block Diagram**



### **Inputs and Outputs Equivalent Circuits**

Resistor values are equivalent resistance and not tested



## **Pin-out Diagrams**

Top-down views



#### Terminal List Table

| iermina | LISU |        |      |                                                                                                                                                                                                             |
|---------|------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Name    |      | Number |      | Description                                                                                                                                                                                                 |
|         | ES   | LP     | LW   | ·                                                                                                                                                                                                           |
| CLK     | 6    | 3      | 3    | Clock; data shift clock input terminal                                                                                                                                                                      |
| GND     | 4    | 1      | 1    | Logic supply ground and load supply ground                                                                                                                                                                  |
| LE      | 7    | 4      | 4    | Latch Enable input terminal                                                                                                                                                                                 |
| ŌĒ      | 24   | 21     | 21   | Output Enable input terminal, active low (when $\overline{OE}$ = high, all OUTx outputs are forced off; when $\overline{OE}$ = low, on/off status of OUTx outputs is controlled by the state of the latches |
| OUT0    | 8    | 5      | 5    |                                                                                                                                                                                                             |
| OUT1    | 9    | 6      | 6    |                                                                                                                                                                                                             |
| OUT2    | 10   | 7      | 7    |                                                                                                                                                                                                             |
| OUT3    | 11   | 8      | 8    |                                                                                                                                                                                                             |
| OUT4    | 12   | 9      | 9    |                                                                                                                                                                                                             |
| OUT5    | 13   | 10     | 10   |                                                                                                                                                                                                             |
| OUT6    | 14   | 11     | 11   |                                                                                                                                                                                                             |
| OUT7    | 15   | 12     | 12   | Constant ourset outsute                                                                                                                                                                                     |
| OUT8    | 16   | 13     | 13   | Constant current outputs                                                                                                                                                                                    |
| OUT9    | 17   | 14     | 14   |                                                                                                                                                                                                             |
| OUT10   | 18   | 15     | 15   |                                                                                                                                                                                                             |
| OUT11   | 19   | 16     | 16   |                                                                                                                                                                                                             |
| OUT12   | 20   | 17     | 17   |                                                                                                                                                                                                             |
| OUT13   | 21   | 18     | 18   |                                                                                                                                                                                                             |
| OUT14   | 22   | 19     | 19   |                                                                                                                                                                                                             |
| OUT15   | 23   | 20     | 20   |                                                                                                                                                                                                             |
| PAD     | _    | _      | n.a. | Exposed pad for enhanced thermal dissipation; not connected internally, connect to GND                                                                                                                      |
| REXT    | 2    | 23     | 23   | Reference current terminal; sets output current for all channels                                                                                                                                            |
| SDI     | 5    | 2      | 2    | Serial Data In terminal                                                                                                                                                                                     |
| SDO     | 1    | 22     | 22   | Serial Data Out terminal                                                                                                                                                                                    |
| VDD     | 3    | 24     | 24   | Logic Supply terminal                                                                                                                                                                                       |

# ELECTRICAL CHARACTERISTICS at $T_A^1 = 25^{\circ}C$ , $V_{DD} = 3.0$ to 5.5 V, unless otherwise noted

| Characteristic                               | Symbol               | Test Conditions                                                                                                | Min.                 | Typ. <sup>2</sup> | Max.                | Unit |  |
|----------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------------------|----------------------|-------------------|---------------------|------|--|
| Logic Supply Voltage Range                   | $V_{DD}$             | Operating                                                                                                      | 3.0                  | 5.0               | 5.5                 | V    |  |
| LED Load Supply Output Voltage               | $V_{LED}$            | Operating                                                                                                      | _                    | _                 | 10.0                | V    |  |
| Undervoltage Lockout                         |                      | $V_{DD} 0 \rightarrow 5.0 \text{ V}$                                                                           | 2.5                  | 2.7               | 2.9                 | V    |  |
| Ondervollage Lockout                         | $V_{DD(UV)}$         | $V_{DD} 5 \rightarrow 0.0 \text{ V}$                                                                           | 2.3                  | 2.5               | 2.7                 | V    |  |
|                                              |                      | $V_{DD}$ = 4.5 to 5.5 V, $V_{DS(x)}$ = 1 V,<br>$R_{EXT}$ = 351 $\Omega$                                        | 46.4                 | 50.1              | 54.5                | mA   |  |
| Output Current                               |                      | $V_{DD}$ = 3.0 to 3.6 V, $V_{DS(x)}$ = 1 V,<br>$R_{EXT}$ = 351 $\Omega$                                        | 46.5                 | 50.1              | 53.5                | mA   |  |
| Output Current                               | l <sub>o</sub>       | $V_{DD}$ = 4.5 to 5.5 V, $V_{DS(x)}$ = 1 V, $R_{EXT}$ = 885 $\Omega$                                           | 18.3                 | 20.0              | 22.8                | mA   |  |
|                                              |                      | $V_{DD}$ = 3.0 to 3.6 V, $V_{DS(x)}$ = 1 V, $R_{EXT}$ = 885 $\Omega$                                           | 18.0                 | 20.0              | 22.5                | mA   |  |
| Output Current Shift                         | %∆I <sub>O</sub>     | $V_{DD}$ = 5.5 V, $V_{DS(x)}$ = 1 V, $R_{EXT}$ = 885 Ω, $T_A$ = 25°C; between one output on and all outputs on | -                    | -                 | ±1                  | %    |  |
| Output to Output Matching Free 3             | F                    | $V_{DS}$ = 1 V, $R_{EXT}$ = 351 Ω, all outputs on                                                              | _                    | <u>+</u> 1.0      | <u>+</u> 3.0        | %    |  |
| Output to Output Matching Error <sup>3</sup> | Err                  | $V_{DS}$ = 1 V, $R_{EXT}$ = 885 Ω, all outputs on                                                              | -                    | <u>+</u> 1.0      | <u>+</u> 3.0        | %    |  |
|                                              | %I <sub>O(reg)</sub> | $V_{DD}$ = 5.5 V, $V_{DS(x)}$ = 1 to 3 V,<br>$R_{EXT}$ = 351 $\Omega$ , all outputs on                         | -                    | 1.7               | 3                   | %/V  |  |
| Output Current Degulation                    |                      | $V_{DD}$ = 5.5 V, $V_{DS(x)}$ = 1 to 3 V,<br>$R_{EXT}$ = 885 Ω, all outputs on                                 | -                    | 2.4               | 4                   | %/V  |  |
| Output Current Regulation                    |                      | $V_{DD}$ = 3.6 V, $V_{DS(x)}$ = 1 to 3 V,<br>$R_{EXT}$ = 351 Ω, all outputs on                                 | -                    | 1.2               | 2                   | %/V  |  |
|                                              |                      | $V_{DD}$ = 3.6 V, $V_{DS(x)}$ = 1 to 3 V,<br>$R_{EXT}$ = 885 Ω, all outputs on                                 | -                    | 1.8               | 3                   | %/V  |  |
| Output Leakage Current                       | I <sub>DSS</sub>     | V <sub>OH</sub> = 10 V                                                                                         | _                    | -                 | 1.0                 | μΑ   |  |
| Logic Input Voltage                          | V <sub>IH</sub>      |                                                                                                                | 0.7×V <sub>DD</sub>  | -                 | $V_{DD}$            | V    |  |
| Logic Input Voltage                          | V <sub>IL</sub>      |                                                                                                                | GND                  | -                 | 0.3×V <sub>DD</sub> | V    |  |
| Logic Input Voltage Hysteresis               | V <sub>Ihys</sub>    | All digital inputs                                                                                             | 250                  | _                 | 900                 | mV   |  |
| Logic Input Current                          | I <sub>I</sub>       | All digital inputs                                                                                             | -1                   | _                 | 1                   | μΑ   |  |
| SDO Voltage                                  | V <sub>OL</sub>      | I <sub>OL</sub> = 1 mA                                                                                         | _                    | _                 | 0.5                 | V    |  |
| ODO Voltage                                  | V <sub>OH</sub>      | I <sub>OH</sub> = -1 mA                                                                                        | V <sub>DD</sub> -0.5 | _                 | _                   | V    |  |
|                                              |                      | R <sub>EXT</sub> = OPEN, V <sub>OE</sub> = 5 V                                                                 | _                    | _                 | 4                   | mA   |  |
|                                              | I <sub>DD(OFF)</sub> | R <sub>EXT</sub> = 490 Ω, V <sub>OE</sub> = 5 V                                                                | _                    | _                 | 12                  | mA   |  |
|                                              |                      | R <sub>EXT</sub> = 245 Ω, V <sub>OE</sub> = 5 V                                                                | _                    | -                 | 25                  | mA   |  |
| Supply Current <sup>4</sup>                  |                      | All outputs on, $R_{EXT}$ = 885 $\Omega$ , $V_{O}$ = 1 V, data transfer 25 MHz                                 | _                    | _                 | 12                  | mA   |  |
|                                              | I <sub>DD(ON)</sub>  | All outputs on, $R_{EXT}$ = 351 $\Omega$ , $V_{O}$ = 1 $V$ , data transfer 25 MHz                              | -                    | -                 | 25                  | mA   |  |

Continued on the next page...

#### ELECTRICAL CHARACTERISTICS (continued), at T<sub>A</sub>¹ = 25°C, V<sub>DD</sub> = 3.0 to 5.5 V, unless otherwise noted

| Characteristic                              | Symbol               | Test Conditions          | Min. | Typ. <sup>2</sup> | Max. | Unit |
|---------------------------------------------|----------------------|--------------------------|------|-------------------|------|------|
| Thermal Shutdown Temperature                | T <sub>JTSD</sub>    | Temperature increasing   | _    | 165               | -    | °C   |
| Thermal Shutdown Hysteresis                 | T <sub>JTSDhys</sub> |                          | -    | 15                | _    | °C   |
| Reference Voltage at External Resistor REXT | V <sub>EXT</sub>     | $R_{EXT}$ = 374 $\Omega$ | 1    | 1.21              | _    | V    |

¹Tested at 25°C. Specifications are assured by design and characterization over the operating temperature range of -40°C to 85°C.

# SWITCHING CHARACTERISTICS at $T_A{}^1$ = 25°C, $V_{DD}$ = $V_{IH}$ = 5.0 V, $V_{DS}$ = 1 V, $V_{IL}$ = 0 V, $R_{EXT}$ = 885 $\Omega$ , $I_O$ = 20.1 mA, $V_L$ = 2 V, $R_L$ = 51 $\Omega$ , $C_L$ = 15 pF (see also Timing Diagrams section)

| Characteristic Symbol                                                         |                   | Test Conditions                                                   | Min. | Typ.2 | Max. | Unit |
|-------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------|------|-------|------|------|
| Clock Frequency                                                               | f <sub>CLK</sub>  | CLK                                                               | _    | -     | 30   | MHz  |
| Clock Frequency (cascaded devices)                                            | f <sub>CLKC</sub> | CLK                                                               | _    | -     | 25   | MHz  |
| Clock Pulse Duration                                                          | t <sub>wh0</sub>  | CLK = high                                                        | 16   | -     | _    | ns   |
| LE Pulse Duration                                                             | t <sub>wh1</sub>  | LE = high                                                         | 20   | -     | -    | ns   |
| Satus Time                                                                    | t <sub>su0</sub>  | SDI to CLK↑                                                       | 10   | -     | _    | ns   |
| Setup Time                                                                    | t <sub>su1</sub>  | CLK↑ to LE↑                                                       | 10   | -     | -    | ns   |
| Hold Time                                                                     | t <sub>h0</sub>   | CLK↑ to SDI                                                       |      | _     | _    | ns   |
| noia tittie                                                                   | t <sub>h1</sub>   | LE↓ to CLK↑                                                       | 10   | -     | -    | ns   |
| Rise Time                                                                     | t <sub>r0</sub>   | SDO, 10/90% points (measurement circuit A)                        |      | _     | 16   | ns   |
| Nise Time                                                                     | t <sub>r1</sub>   | OUTx, V <sub>DD</sub> = 5 V,10/90% points (measurement circuit B) | _    | 10    | 30   | ns   |
| Fall Time                                                                     | t <sub>f0</sub>   | SDO, 10/90% points (measurement circuit A)                        | _    | -     | 16   | ns   |
| raii IIIIle                                                                   | t <sub>f1</sub>   | OUTx, V <sub>DD</sub> = 5 V,10/90% points (measurement circuit B) | _    | 10    | 30   | ns   |
|                                                                               | t <sub>pd0</sub>  | CLK↑ to SDO↑↓ (measurement circuit A)                             | _    | -     | 30   | ns   |
| Propagation Delay Time                                                        | t <sub>pd1</sub>  | OE↓ to OUTx↑↓ (measurement circuit B)                             | _    | _     | 60   | ns   |
|                                                                               | t <sub>pd2</sub>  | LE↑ to OUTx↑↓ (measurement circuit B)                             | _    | -     | 60   | ns   |
| Output Enable Pulse Duration t <sub>w(OE)</sub> (see Timing Diagrams section) |                   | (see Timing Diagrams section)                                     | 60   | -     | -    | ns   |

<sup>&</sup>lt;sup>1</sup>Tested at 25°C. Specifications are assured by design and characterization over the operating temperature range of –40°C to 85°C.

#### **Parameter Measurement Circuits**



(A) Circuit for  $t_{f0}$ ,  $t_{pd0}$ , and  $t_{r0}$ 

(B) Circuit for  $t_{f1}$ ,  $t_{pd1}$ ,  $t_{pd2}$ , and  $t_{r1}$ .

<sup>&</sup>lt;sup>2</sup>Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits.

 $<sup>^3</sup>$ Err = ( $I_O$ (min or max) –  $I_O$ (av)) /  $I_O$ (av).  $I_O$ (av) is the average current of all outputs.  $I_O$ (min or max) is the output current with the greatest difference from  $I_O$ (av).

 $<sup>^{4}</sup>$ Recommended operating range:  $V_{O}$  = 1.0 to 3.0 V.

<sup>&</sup>lt;sup>2</sup>Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions. Performance may vary for individual units, within the specified maximum and minimum limits.

# **Timing Diagrams**

### **Normal Operation**



## **Disabling Outputs**



## **Operating Characteristics**

# Channel Maximum Constant Output Current versus External Reference Resistance



# **Channel Output Current versus Output Voltage**



#### **Input-Output Truth Table**

| Serial                 |                         | Shift Register Contents                                      | Serial               | Latch                   | Latch Contents                                               | Output                          | Output Contents                              |
|------------------------|-------------------------|--------------------------------------------------------------|----------------------|-------------------------|--------------------------------------------------------------|---------------------------------|----------------------------------------------|
| Data<br>Input<br>(SDI) | Clock<br>Input<br>(CLK) | l <sub>0</sub> l <sub>1</sub> l <sub>2</sub> l <sub>15</sub> | Data<br>Out<br>(SDO) | Enable<br>Input<br>(LE) | l <sub>0</sub> l <sub>1</sub> l <sub>2</sub> l <sub>15</sub> | Enable<br>I <u>nput</u><br>(OE) | l <sub>0</sub> l <sub>1</sub> l <sub>2</sub> |
| Н                      | 」                       | H R <sub>0</sub> R <sub>1</sub> R <sub>15</sub>              | R <sub>14</sub>      |                         |                                                              |                                 |                                              |
| L                      | 」                       | L R <sub>0</sub> R <sub>1</sub> R <sub>15</sub>              | R <sub>14</sub>      |                         |                                                              |                                 |                                              |
| Х                      | L                       | R <sub>0</sub> R <sub>1</sub> R <sub>2</sub> R <sub>15</sub> | R <sub>15</sub>      |                         |                                                              |                                 |                                              |
|                        |                         | X X X X                                                      | Х                    | L                       | R <sub>0</sub> R <sub>1</sub> R <sub>2</sub> R <sub>15</sub> |                                 |                                              |
|                        |                         | P <sub>0</sub> P <sub>1</sub> P <sub>2</sub> P <sub>15</sub> | P <sub>15</sub>      | Н                       | P <sub>0</sub> P <sub>1</sub> P <sub>2</sub>                 | L<br>(Outputs on)               | P <sub>0</sub> P <sub>1</sub> P <sub>2</sub> |
|                        |                         |                                                              |                      |                         | x x x x                                                      | H<br>(Outputs off)              | ннн н                                        |

L = Low logic (voltage) level, H = High logic (voltage) level, X = Don't care, P = Present state, R = Previous state

### **Functional Description**

#### **Normal Operation**

Serial data present at the SDI (Serial Data In) input is transferred to the shift register on the transition from logic 0 to logic 1 of the CLK (Clock) input pulse. On succeeding CLK pulses, the register shifts data towards the SDO (Serial Data Out) output. The serial data must appear at the input prior to the rising edge of the CLK waveform.

Data present in any register is transferred to the respective latch when the LE (Latch Enable) input is high (serial-to-parallel conversion). The latches continue to accept new data as long as LE is held high (level triggered).

Applications where the latches are bypassed (LE tied high) require that the  $\overline{OE}$  (Output Enable) input be high during serial data entry. When  $\overline{OE}$  is high, the output sink drivers are disabled (off). The data stored in the latches is not affected by the state of  $\overline{OE}$ . With  $\overline{OE}$  active (low), the outputs are controlled by the state of their respective latches.

#### **Setting Maximum Channel Current**

The maximum output current per channel is set by a single external resistor, REXT, which is placed between the REXT pin and GND. The voltage on REXT,  $V_{\text{EXT}}$ , is set by an internal band gap and is 1.21 V, typical.

The maximum channel output current can be calculated as:

$$I_{O}(max) = (17800/ R_{EXT})$$
, for  $V_{DD} = 3.0$  to 3.6 V,

where  $R_{EXT}$  is the value of the user-selected external resistor, which should not be less than 180  $\Omega$ .

A chart of the maximum per channel (OUT0 to OUT15) constant output current,  $I_O(max)$ , at various values of  $R_{EXT}$  is shown in the Operating Characteristics section.

#### **Undervoltage Lockout**

The KB6282 includes an internal undervoltage lockout (UVLO) circuit that disables the outputs in the event that the logic supply voltage drops below a minimum acceptable level. This feature prevents the display of erroneous information, a necessary function for some critical applications. Upon recovery of the logic supply voltage after a UVLO event, all internal shift registers and latches are set to 0. The KB6282 is then in normal mode.

#### Thermal Shutdown Protection

If the junction temperature exceeds the threshold temperature,  $T_{\rm JTSD}$ , 165°C typical, the outputs will be turned off until the junction temperature cools down through the thermal shutdown hysteresis, 15°C typical. The shift register and output latches register will remain active during a thermal shutdown event. Therefore, there is no need to reset the data in the output latches.

| IOUT (mA) | 90  | 80  | 70  | 60   | 50   | 40   | 35   |
|-----------|-----|-----|-----|------|------|------|------|
| RSET (Ω)  | 197 | 222 | 254 | 295  | 351  | 444  | 506  |
| IOUT (mA) | 30  | 25  | 20  | 15   | 10   | 5    | 3    |
| RSET (Ω)  | 592 | 711 | 885 | 1190 | 1787 | 3580 | 5933 |

# 16-Channel Constant-Current LED Driver Application Information

#### Load Supply Voltage (V<sub>LED</sub>)

This device is designed to operate with driver voltage drops ( $V_{DS}$ ) of 1.0 to 3.0V. If higher voltages are dropped across the driver, package power dissipation will increase. To minimize package power dissipation, it is recommended to use the lowest possible load supply voltage,  $V_{LED}$ , or to set a series voltage drop,  $V_{DROP}$ , according to the following formula:

$$V_{DROP} = V_{LED} - V_F - V_{DS}$$
 ,

where  $V_F$  is the LED forward voltage. For reference, typical LED forward voltages are:

| LED Type | $V_{F}(V)$ |
|----------|------------|
| White    | 3.3 to 3.9 |
| Blue     | 3.0 to 3.9 |
| Green    | 1.8 to 2.5 |
| Yellow   | 2.0 to 2.5 |
| Amber    | 1.9 to 3.0 |
| Red      | 1.5 to 2.5 |
| Infrared | 1.2 to 1.8 |
| UV       | 3.0 to 4.0 |

 $V_{DROP} = I_O \times R_{DROP}$  for a single driver, for a Zener diode  $(V_Z)$ , or for a series string of silicon diodes (approximately 0.7 V per diode) for a group of drivers (these configurations are shown in the figure below). If the available voltage source will cause unacceptable power dissipation and series resistors or diodes are undesirable, a voltage regulator can be used to provide  $V_{LED}$ .

#### **Pattern Layout**

To save pins and board space, the KB6282 uses one pin for both logic ground and power ground. Therefore, achieving optimal performance requires careful attention to layout. Following the suggestions below will improve the analog performance and logic noise immunity.



Typical application voltage drops

- 1. Place the REXT resistor as close as possible to the REXT pin and GND pin. This will minimize parasitic inductance and capacitance.
- 2. Use a separate line to the device GND pin for REXT, and separate lines for the decoupling capacitors. The lines should join at ground. This star grounding will improve output load regulation and minimize any chance of oscillation.

The REXT ground line should carry only the small current from the internal voltage reference at REXT. The high AC currents flowing through the decoupling capacitors and their resistive and inductive PCB lines cause noise (ground bounce) on the capacitor ground lines. Such noise could disturb the reference voltage at REXT and promote oscillation. Connect the exposed thermal pad of the ES and LP packages to the power ground, along with the decoupling capacitors, and not to the ground line for REXT.

- 3. Keep the output drive lines (OUT0 through OUT15) away from the REXT pin to avoid coupling of the output signal into the reference for the current sources. Output lines should not run adjacent to the REXT pin or directly under the REXT pin.
- 4. Use decoupling capacitors on the VDD pin and the LED supply bus. Place the logic decoupling capacitor (0.1  $\mu F$ , one for each KB6282) as close as possible to the VDD pin. Use at least one 10  $\mu F$  capacitor from the LED supply line to device ground for at least every two KB6282s.
- 5. Use multilayer boards if possible.

#### **Package Power Dissipation**

The maximum allowable package power dissipation based on package type is determined by:

$$P_{D(max)} = (150 - T_A) / R_{\theta JA},$$

where  $R_{\theta JA}$  is the thermal resistance of the package, determined experimentally. Power dissipation levels based on the package are shown in the Thermal Characteristics table.

The actual package power dissipation is determined by:

$$P_{D(act)} = DC \times (V_{DS} \times I_O \times 16) + (V_{DD} \times I_{DD}),$$

where DC is the duty cycle. The value 16 is the maximum number of available device outputs, representing the worst-case scenario (displaying all 16 LEDs). When the load supply voltage,  $V_{\rm LED}$ , is greater than 3 to 5 V, and  $P_{\rm D(act)} > P_{\rm D(max)}$ , an external voltage reducer ( $V_{\rm DROP}$ ) must be used (figure at left). Reducing DC will also reduce power dissipation. The ES and LP packages contain an exposed thermal pad on the bottom of the package for enhanced heat dissipation. Connect this pad to a large power ground plane using thermal vias. JEDEC documents JESD51-3 and JESD51-5 give suggestions for PCB and thermal via designs.

1 O

## Package ES, 4 mm x 4 mm, 24-pin QFN with Exposed Thermal Pad









For Reference Only (reference JEDEC MO-220WGGD) Dimensions in millimeters Exact case and lead configuration at supplier discretion within limits shown

Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion)

Reference land pattern layout (reference IPC7351 QFN50P400X400X80-25W6M)

QFNSDF40UX40UX80-ZSVF0M)
All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5)

Coplanarity includes exposed thermal pad and terminals

## Package LP, 24-pin TSSOP with Exposed Thermal Pad



REV 1.1 1 2

# Package LW, 24-pin SOICW

